IISc researchers develop design framework for next gen analog chipsets for AI applications
Using their novel design framework, the IISc team has built a prototype of an analog chipset called Aryabhat-1 (Analog Reconfigurable technologY And Bias-scalable Hardware for AI Tasks). This type of chipset is especially helpful for Artificial Intelligence (AI)-based applications like object or speech recognition like Alexa or Siri or those that require massive parallel computing operations at high speeds, according to a press release from the IISc.
Most electronic devices, particularly those that involve computing, use digital chips because the design process is simple and scalable. “But the advantage of analog is huge. You will get orders of magnitude improvement in power and size,” according to Chetan Singh Thakur, assistant professor at the Department of Electronic Systems Engineering (DESE) at IISc, whose lab is leading the efforts to develop the analog chipset. In applications that don’t require precise calculations, analog computing has the potential to outperform digital computing as the former is more energy-efficient.
However, there are several technology hurdles to overcome while designing analog chips. Unlike digital chips, testing and co-design of analog processors is difficult. Large-scale digital processors can be easily synthesised by compiling a high-level code, and the same design can be ported across different generations of technology development – say, from a 7 nm chipset to a 3 nm chipset – with minimal modifications. Because analog chips don’t scale easily – they need to be individually customised when transitioning to the next generation technology or to a new application – their design is expensive. Another challenge is that trading off precision and speed with power and area is not easy when it comes to analog design. In digital design, simply adding more components like logic units to the same chip can increase precision, and the power at which they operate can be adjusted without affecting the device performance., the press release said.
To overcome these challenges, the team has designed a novel framework that allows the development of analog processors which scale just like digital processors. Their chipset can be reconfigured and programmed so that the same analog modules can be ported across different generations of process design and across different applications. “You can synthesise the same kind of chip at either 180 nm or at 7 nm, just like digital design,” adds Thakur.
Discover the stories of your interest
Different machine learning architectures can be programmed on Aryabhat, and like digital processors, can operate robustly across a wide range of temperatures, the researchers say. They add that the architecture is also “bias-scalable” – its performance remains the same when the operating conditions like voltage or current are modified. This means that the same chipset can be configured for either ultra-energy-efficient Internet of Things (IoT) applications or for high-speed tasks like object detection.
The design framework was developed as part of IISc student Pratik Kumar’s PhD work, and in collaboration with Shantanu Chakrabartty, Professor at the McKelvey School of Engineering, Washington University in St Louis (WashU), USA, who also serves as WashU’s McDonnell Academy ambassador to IISc. “It’s good to see the theory of analog bias-scalable computing being manifested in reality and for practical applications,” says Chakrabartty, who had earlier proposed bias-scalable analog circuits.
The researchers have outlined their findings in two preprint studies that are currently under peer review. They have also filed patents and are planning to work with industry partners to commercialise the technology., the release added.
For all the latest Technology News Click Here
For the latest news and updates, follow us on Google News.